extended binary code

Logical Algorithms of the Accelerated Multiplication With Minimum Quantity of Nonzero Digits of the Converted Multipliers

The article presents a new algorithm of accelerated multiplication, in which the time of multiplication has been reduced through the decrease in the number of nonzero digits of the multiplier. In this case, the multiplier has been presented in the form of the extended binary code. The article proves the algorithm's efficiency in comparison to previously known methods. The developed algorithm has been implemented using the hardware description language AHDL (Altera Hardware Description Language) in the Logic Development System
MAX+PLUS II.